发明名称 Structure and method of high-performance extremely thin silicon on insulator complementary metal—oxide—semiconductor transistors with dual stress buried insulators
摘要 A method of forming a complementary metal oxide semiconductor (CMOS) device including an n-type field effect transistor (NFET) and an p-type field effect transistor (PFET) having fully silicided gates electrode in which an improved dual stress buried insulator is employed to incorporate and advantageous mechanical stress into the device channel of the NFET and PFET. The method can be imposed on a bulk substrate or extremely thin silicon on insulator (ETSOI) substrate. The device includes a semiconductor substrate, a plurality of shallow trench isolations structures formed in the ETSOI layer, NFET having a source and drain region and a gate formation, a PFET having a source and drain region, and a gate formation, an insulator layer, including a stressed oxide or nitride, deposited inside the substrate of the NFET, and a second insulator layer, including either an stressed oxide or nitride, deposited inside the substrate of the PFET.
申请公布号 US8927364(B2) 申请公布日期 2015.01.06
申请号 US201213443133 申请日期 2012.04.10
申请人 International Business Machines Corporation 发明人 Cai Ming;Guo Dechao;Song Liyang;Yeh Chun-Chen
分类号 H01L21/8238 主分类号 H01L21/8238
代理机构 代理人 Carman Derrick J.
主权项 1. A method of forming a semiconductor device, the method comprising the steps of: providing a bulk substrate layer; forming shallow trench isolation regions in a substrate to isolate active regions for forming a first FET region and a second FET region; forming a hard mask over said second FET region; recessing the bulk substrate layer in said first FET region; depositing a layer of silicon germanium (SiGe) in the recess of said first FET region; depositing a layer of silicon on top of said SiGe layer in the recess of said first FET region; forming a first gate dielectric layer on said first FET region and a first gate conductor formed atop of said first gate dielectric layer on said first FET region to form a first gate electrode structure; recessing the shallow trench isolation regions surrounding first FET region to the bottom of the layer of SiGe in the recess of the first FET region; removing the layer of SiGe in the recess of the first FET region, which creates a first air gap; filling said first air gap with an insulator layer comprising either stressed oxide or stressed nitride, wherein the insulator layer is either tensile stressed or compressive stressed; filling said recessed shallow trench isolation regions surrounding said first FET region with an oxide, such that an enhanced strain is applied to the first FET region; removing the hard mask from the second FET region; forming a second hard mask or a soft mask over the first FET region, wherein the first FET region includes the formed gate electrode structure and the gate conductor; recessing the bulk substrate layer in said second FET region; depositing a SiGe layer in the recess of the second FET region and depositing a silicon layer on top of said SiGe layer in the recess of the second FET region; forming a second gate dielectric layer on said second FET region and a second gate conductor formed atop of said second gate dielectric layer on the second FET device to form a second gate electrode structure; recessing said shallow trench isolation regions surrounding said second FET region to the bottom of the layer of SiGe in the recess of the second FET region; removing said layer of SiGe in the recess of the second FET region, which creates a second air gap; filling the recessed shallow trench isolation regions surrounding said second FET region with an oxide, such that an enhanced strain is applied to the second FET region; and removing the hard mask layer from the first FET region.
地址 Armonk NY US