发明名称 Semiconductor drive circuit and power conversion apparatus using same
摘要 The dead time is secured stably in a semiconductor drive circuit for switching devices using a wide band gap semiconductor. The drain terminal of the switching device of an upper arm is connected to the positive terminal of a first power supply, the source terminal of the switching device of a lower arm is connected to the negative terminal of the first power supply, and the source terminal of the switching device of the upper arm is connected with the drain terminal of the switching device of the lower arm. A gate drive circuit provided for each switching device includes an FET circuit and a parallel circuit made of a parallel connection of a first resistor and a first capacitor and having a first terminal connected to the gate terminal of the switching device.
申请公布号 US8928363(B2) 申请公布日期 2015.01.06
申请号 US201114238770 申请日期 2011.09.30
申请人 Hitachi, Ltd. 发明人 Hatanaka Ayumu;Kato Kaoru;Ishikawa Katsumi;Maru Naoki
分类号 H03K3/00;H03K3/012;H01L27/06;H02M1/08;H02M1/38 主分类号 H03K3/00
代理机构 Crowell & Moring LLP 代理人 Crowell & Moring LLP
主权项 1. A semiconductor drive circuit comprising: an arm formed of an upper arm and a lower arm including a series connection of switching devices using a wide band gap semiconductor; and gate drive circuits for respectively driving the switching devices, wherein: in the arm, the drain terminal of the switching device of the upper arm is connected to the positive terminal of a first power supply, the source terminal of the switching device of the lower arm is connected to the negative terminal of the first power supply, and the source terminal of the switching device of the upper arm is connected with the drain terminal of the switching device of the lower arm; the gate drive circuit provided for each switching device includes an FET circuit and a parallel circuit made of a parallel connection of a first resistor and a first capacitor and having a first terminal connected to the gate terminal of the switching device; the source terminal of the FET circuit is connected to a second terminal of the parallel circuit, the gate terminal of the FET circuit is connected to one terminal of a second capacitor, a second resistor is connected between the drain and gate terminals of the FET circuit, and a second power supply is connected between the drain terminal of the FET circuit and the other terminal of the second capacitor; the second power supply is a three-level power supply outputting three levels of zero potential, a positive value and a negative value and is an alternating power supply having periods in which its output takes on the zero potential between the positive value and the negative value; the second power supply is configured so that the negative value is applied to one of the gate drive circuits in periods in which the positive value is applied to the other of the gate drive circuits; and the other terminal of the second capacitor connected to the gate terminal of the FET circuit is connected to the source terminal of the switching device.
地址 Tokyo JP