发明名称 Method of manufacturing sidewall spacers on a memory device
摘要 The present invention relates to a method of manufacturing sidewall spacers on a memory device. The method comprises forming sidewall spacers on a memory device having a memory array region and at least one peripheral circuit region by forming a first sidewall spacer adjacent to a word line in the memory array region and a second sidewall spacer adjacent to a transistor in the peripheral circuit region. The first sidewall spacer has a first thickness and the second sidewall spacer has a second thickness, wherein the second thickness is greater than the first thickness.
申请公布号 US8916470(B1) 申请公布日期 2014.12.23
申请号 US201414514759 申请日期 2014.10.15
申请人 Nanya Technology Corporation 发明人 Panda Durga;Guha Jaydip;Kerr Robert
分类号 H01L21/44;H01L21/336;H01L29/792;H01L29/66;H01L27/108;H01L21/02;H01L21/311 主分类号 H01L21/44
代理机构 WPAT, P.C. 代理人 WPAT, P.C. ;King Anthony
主权项 1. A method of manufacturing sidewall spacers on a memory device, comprising providing a substrate including a peripheral circuit region and a memory array region, wherein at least one electronic component layer is defined in the peripheral circuit region and the memory array region, and the electronic component layer includes at least one transistor and at least one word line; depositing a first dielectric layer in the peripheral circuit region and the memory array region; depositing a second dielectric layer on the first dielectric layer; etching the second dielectric layer to expose the first dielectric layer; depositing a third dielectric layer in the peripheral circuit region and the memory array region; coating a masking layer in the peripheral circuit region; etching the third dielectric layer in the memory array region to expose the second dielectric layer and the first dielectric layer; etching all of the second dielectric layer in the memory array region; removing the masking layer in the peripheral circuit region; etching the first dielectric layer and the third dielectric layer on the electronic component layer to expose the transistor and the word line, wherein a composite spacer is formed adjacent to the transistor, a spacer is formed adjacent to the word line, and the spacer has a first thickness; and removing the second dielectric layer and the third dielectric layer in the peripheral circuit region to define an L-shaped cross section of the first dielectric layer having a second thickness in the peripheral circuit region, wherein the second thickness is greater than the first thickness.
地址 Tao-Yuan Hsien TW
您可能感兴趣的专利