发明名称 Scan driving device and driving method thereof
摘要 A scan driving device including scan driving blocks including a first node receiving a second-voltage according to a signal input to a first-input terminal, a second node receiving a first-voltage according to a signal input to the first-input terminal, and receiving an input signal according to a clock signal input to a second-input terminal, a first transistor connected to the first node, the first power source, and an output terminal, and a second transistor connected to the second node and the output terminal and configured to receive a clock signal input to a third-input terminal, wherein, during the initial driving period, the input signal is applied with a gate-off-voltage, and clock signals input to the first-, second-, and third-input terminals are applied with a gate-on-voltage to reset a voltage at the first node with the gate-on-voltage and reset a voltage at the second node with the gate-off-voltage.
申请公布号 US8912993(B2) 申请公布日期 2014.12.16
申请号 US201213426740 申请日期 2012.03.22
申请人 Samsung Display Co., Ltd. 发明人 Chung Kyung-Hoon;Park Seong-Il
分类号 G09G3/36;G09G5/00 主分类号 G09G3/36
代理机构 Lee & Morse, P.C. 代理人 Lee & Morse, P.C.
主权项 1. A scan driving device including a plurality of scan driving blocks that are sequentially arranged, wherein the scan driving blocks respectively include: a first node configured to receive a second power source voltage according to a clock signal that is input to a first clock signal input terminal; a second node configured to receive a first power source voltage according to the clock signal that is input to the first clock signal input terminal, and to receive an input signal according to a clock signal that is input to a second clock signal input terminal; a first transistor including a gate electrode that is connected to the first node, a first electrode that is connected to the first power source voltage, and a second electrode that is connected to an output terminal; and a second transistor including a gate electrode that is connected to the second node, a first electrode for receiving a clock signal that is input to a third clock signal input terminal, and a second electrode that is connected to the output terminal, wherein, during an initial driving period, the input signal is applied with a gate off voltage, and the clock signal that is input to the first clock signal input terminal, the clock signal that is input to the second clock signal input terminal, and the clock signal that is input to the third clock signal input terminal have are applied with a gate on voltage to reset a voltage at the first node with the gate on voltage and reset a voltage at the second node with the gate off voltage, and wherein the scan driving blocks output scan signals with a gate off voltage when a voltage at the first node is reset with a gate on voltage and a voltage at the second node is reset with a gate off voltage.
地址 Yongin, Gyeonggi-Do KR