发明名称 Cryptographic apparatus and memory system
摘要 According to one embodiment, a cryptographic apparatus includes: cryptographic cores (“cores”), an assigning unit, a concatenating unit, and an output controlling unit. If a CTS flag thereof is on, each core encrypts using a symmetric key cipher algorithm utilizing CTS, while using a symmetric key. When an input of a CTS signal is received, the assigning unit assigns first input data to a predetermined core and turns on the CTS flag thereof. The concatenating unit generates concatenated data by concatenating operation data generated during encrypting the first input data, with second input data that is input immediately thereafter. The output controlling unit controls outputting the concatenated data to the predetermined core, outputting first encrypted data obtained by encrypting the concatenated data, and over outputting second encrypted data obtained by encrypting the first input data, and further turns off the predetermined core's CTS flag.
申请公布号 US8908859(B2) 申请公布日期 2014.12.09
申请号 US201113037710 申请日期 2011.03.01
申请人 Kabushiki Kaisha Toshiba 发明人 Fujisaki Koichi
分类号 G06F21/00;H04L9/06 主分类号 G06F21/00
代理机构 Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P. 代理人 Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
主权项 1. A cryptographic apparatus, comprising: a plurality of cryptographic processing circuits, each of which includes a flag storage unit that stores therein a CipherText Stealing (CTS) flag indicating whether an encryption that utilizes CTS is to be performed, and each of which operates in a same predetermined block cipher mode of operation and performs, when the CTS flag thereof is turned on, a complete encryption using a symmetric key cipher algorithm that utilizes CTS, while using a symmetric key; an assigning unit configured to receive an input of a CTS signal indicating that second input data, that is input immediately after first input data having a block length, is shorter than the block length, to assign the first input data to one of the plurality of cryptographic processing circuits and to turn on the CTS flag of the one of the cryptographic processing circuits to which the first input data is assigned; a concatenating unit that generates concatenated data by concatenating operation data generated during encrypting the first input data at the one of the cryptographic processing circuits and the second input data; an output controlling unit that controls outputting the concatenated data to the one of the cryptographic processing circuits at which the first input data was encrypted, controls outputting first encrypted data obtained by encrypting the concatenated data at the one of the cryptographic processing circuits, and controls outputting second encrypted data obtained by encrypting the first input data at the one of the cryptographic processing circuits, and turns off the CTS flag of the one of the cryptographic processing circuits; and a single register that stores the second input data while the one of the cryptographic processing circuits, operating in the predetermined block cipher mode, completely encrypts the first input data, wherein the single register stores the second encrypted data while the one of the cryptographic processing circuits, operating in the predetermined block cipher mode, completely encrypts the concatenated data.
地址 Tokyo JP