发明名称 CONTROL CIRCUIT FOR AC-DC POWER CONVERTER
摘要 A control circuit for an AC-DC power converter includes a junction field effect transistor (JFET), a first resistor, a second resistor, and a third resistor. The JFET includes a substrate, a drain, a source, a gate, a first oxide layer, and a second oxide layer. The first oxide layer is attached to a region located between the drain and the gate of the JFET, and the second oxide layer is not attached to a region located between the drain and the gate of the JFET. The first resistor is positioned on the first oxide layer, and the second resistor and the third resistor are positioned on the second oxide layer. When the JFET and the first resistor receive an input power signal, the first, the second, and the third resistors divide the input power signal, and prevent from the breakdown of the first oxide layer and the second oxide layer.
申请公布号 US2014355320(A1) 申请公布日期 2014.12.04
申请号 US201414294789 申请日期 2014.06.03
申请人 Richtek Technology Corporation 发明人 LEE Yi-Wei;HUANG Chih-Feng;CHIU Kuo-Chin
分类号 H02M7/217 主分类号 H02M7/217
代理机构 代理人
主权项 1. A control circuit for an AC-DC power converter, for configuring the AC-DC power converter to supply power to a load according to an input power signal, comprising: a junctional field effect transistor, comprising: a substrate of a first doping type; a well of a second doping type, positioned on a surface of the substrate; a drain of the second doping type, positioned in the well, configured to operably receiving the input power signal; a source of the second doping type, position in the well, configured to operably couple with a first voltage level; a gate of the first doping type, positioned in the well and positioned between the drain and the source; a first oxide layer, positioned on a surface of the well and attached to a first region located between the drain and the gate; and a second oxide layer, positioned on the surface of the well and not attached to the first region; a first resistor, positioned on the first oxide layer and comprising a first terminal and a second terminal; a second resistor, positioned on the second oxide layer and comprising a first terminal and a second terminal; and a third resistor, positioned on the second oxide layer and comprising a first terminal and a second terminal; wherein the first terminal of the first resistor is configured to operably receive the input power signal; the first terminal of the second resistor is coupled with the second terminal of the first resistor; the first terminal of the third resistor is coupled with the second terminal of the second resistor; the second terminal of the third resistor is configured to operably couple with a third voltage level; the gate is coupled with the first oxide layer and configured to operably coupled with a second voltage level; and a voltage dividing signal is provided at the second terminal of the second resistor and the first terminal of the third resistor.
地址 Chupei City TW
您可能感兴趣的专利