发明名称 Active pull-up/pull-down circuit
摘要 A circuit includes circuit portions operating from separate power supplies which are switched sequentially. An output of a first portion powered by a power supply (A) is provided as an input to a second portion powered by another power supply (B). Power supply (A) is switched-ON a delay interval later than power supply (B). In an embodiment, the first portion also receives a control input which enables or disables response of the first portion to changes in its inputs. An active circuit is connected between the control terminal and a constant reference potential node of the circuit, and has one transistor of a current-mirror pair connected across supplies (A) and (B). The active circuit connects the control terminal to the constant reference potential node in the delay interval, but is an open circuit otherwise. Power dissipation in the circuit is thereby reduced.
申请公布号 US8901968(B2) 申请公布日期 2014.12.02
申请号 US201313930087 申请日期 2013.06.28
申请人 Texas Instruments Incorporated 发明人 Balasubramanian Lakshmanan;Dash Ranjit Kumar
分类号 H03M1/00;H03L5/00;H02J1/00;H03K19/00 主分类号 H03M1/00
代理机构 代理人 Pessetto John R.;Telecky, Jr. Frederick J.
主权项 1. An active circuit comprising a first terminal and a second terminal, the first terminal and the second terminal to receive corresponding voltages for operation of the active circuit, the circuit comprising: a first MOS transistor having a first current terminal coupled to the second terminal, a second current terminal coupled to the first terminal, and a control terminal coupled to the first terminal; a second MOS transistor having a first current terminal coupled to the second terminal and a control terminal coupled to the control terminal of the first MOS transistor; a third MOS transistor having a first current terminal coupled to a second current terminal of the second MOS transistor, a control terminal coupled to the first current terminal of the third MOS transistor, and a second current terminal coupled to a constant reference potential node; and a fourth MOS transistor having a first current terminal coupled to the constant reference potential node, a control terminal coupled to the control terminal of the third MOS transistor, and a second current terminal; wherein the second terminal is coupled to receive a power supply voltage generated by a first supply, wherein the first terminal is coupled to receive a chip-enable signal generated by a component powered by a second supply, wherein the second current terminal of the fourth MOS transistor is coupled to a path on which the chip-enable signal is generated.
地址 Dallas TX US