发明名称 Flexible channel decoder
摘要 A configurable Turbo-LDPC decoder having A set of P>1 Soft-Input-Soft-Output decoding units (DP0-DPP-1; DPi) for iteratively decoding both Turbo- and LDPC-encoded input data, each of the decoding units having first (I1i) and second (I2i) input ports and first (O1i) and second (O2i) output ports for intermediate data; First and second memories (M1, M2) for storing the intermediate data, each of the first and second memories comprising P independently readable and writable memory blocks having respective input and output ports; and A configurable switching network (SN) for connecting the first input and output ports of the decoding units to the output and input ports of the first memory, and the second input and output ports of the decoding units to the output and input ports of the second memory.
申请公布号 US8879670(B2) 申请公布日期 2014.11.04
申请号 US201012990721 申请日期 2010.09.08
申请人 Agence Spatiale Europeenne 发明人 Gentile Giuseppe;Rovini Massimo;Burzigotti Paolo;Fanucci Luca
分类号 H04L27/06 主分类号 H04L27/06
代理机构 Alston & Bird LLP 代理人 Alston & Bird LLP
主权项 1. A configurable Turbo-Low Density Parity Check (LDPC) decoder comprising: A set of P>1 Soft-Input-Soft-Output decoding units (DP0-DPP-1; DPi) for iteratively decoding both Turbo- and LDPC-encoded input data, each of said decoding units having first (Iii) and second (I2i) input ports and first (O1i) and second (O2i) output ports for intermediate data; First and second memories (M1, M2) for storing said intermediate data, each of said first and second memories comprising P independently readable and writable memory blocks having respective input and output ports; and A configurable switching network (SN) for connecting the first input and output ports of said decoding units to the output and input ports of said first memory, and the second input and output ports of said decoding units to the output and input ports of said second memory, wherein each of said P>1 Soft-Input-Soft-Output decoding units (DP0-DPP-1; DPi) has: a first input port (I1i) for input reliabilities (λ) used in Turbo-decoding, and for check-to-variable metrics (c2v) used in LDPC-decoding; a second input port (I2i) for extrinsic reliabilities (Λ) used in Turbo-decoding and for intermediate soft outputs (SO) used for LDPC-decoding; a first output port (O1i) for check-to-variable metrics updated during LDPC-decoding; and a second output port (O2i) for extrinsic reliabilities obtained as intermediate or final results of Turbo-decoding, and for soft outputs obtained as intermediate or final results of LDPC-decoding; and said configurable switching network comprises: A first and second P×P permutation network (PN1, PN2); A P×P circular switching network (PSN); First switching means (SW1) connecting the input ports of said first memory with either the first output ports of said decoding units or with a first input port (ID1) of the Turbo-LDPC decoder; Second switching means (SW2) connecting the input ports of said second memory with either the second output ports of said decoding units through said first P×P permutation network, or with a second input port (ID2) of the Turbo-LDPC decoder; Third switching means (SW3) connecting the output ports of said first memory with the first input ports of said decoding units either directly or through said P×P circular switching network; and Fourth switching means (SW4) connecting the output ports of said first memory with either the second input ports of said decoding units through said second P×P permutation network, or with an output port (OD) of the Turbo-LDPC decoder.
地址 Paris FR