发明名称 Split slot FET with embedded drain
摘要 The present invention provides an FET which includes an epitaxial layer and first and second body regions formed over the epitaxial layer. Further, the FET includes a first trench formed in the epitaxial layer between the first and the second body regions. The FET also includes a conductive layer formed on the sidewall of the first trench. The conductive layer acts as gate of the FET. The FET also includes a second trench formed at the bottom of the first trench, a first dielectric layer formed over the conductive layer and on the sidewall of the second trench, and a second dielectric layer formed on the first dielectric layer. Further, the FET includes a conductive layer, which acts as drain, deposited in the first and the second trenches. The FET also includes first and a second source regions formed in the first and second body regions, respectively.
申请公布号 US8878287(B1) 申请公布日期 2014.11.04
申请号 US201213444884 申请日期 2012.04.12
申请人 Micrel, Inc. 发明人 Moore Paul McKay
分类号 H01L29/66 主分类号 H01L29/66
代理机构 Van Pelt, Yi & James LLP 代理人 Van Pelt, Yi & James LLP
主权项 1. A field effect transistor (FET) device, comprising: a semiconductor layer of a first conductivity type; a first trench formed in the semiconductor layer; a body region of a second conductivity type formed in the semiconductor layer on both sides of the first trench, the body region extending partially the depth of the first trench; a gate dielectric layer formed on the sidewall of the first trench; a conductive spacer formed on the sidewall of the first trench and being insulated from the semiconductor layer by the gate dielectric layer, the conductive spacer acting as the gate of the FET device; a dielectric layer formed over the conductive spacer and insulating the conductive spacer in the first trench; a second trench formed in the first trench over the dielectric layer and extending beyond a bottom portion of the first trench, the semiconductor layer being exposed at a bottom portion of the second trench; a conductive layer of a semiconductor material having the first conductivity type and being heavily doped, the conductive layer filling the first trench and the second trench and being in contact with the exposed semiconductor layer at the bottom portion of the second trench, the conductive layer acting as the drain of the FET device; and a source region of the first conductivity type formed in a top portion of the body region adjacent the first trench, wherein the FET device comprises a channel formed in the body region along the sidewall of the first trench from the source region to a bottom portion of the body region.
地址 San Jose CA US