发明名称 Non-volatile memory and method with shared processing for an aggregate of read/write circuits
摘要 A non-volatile memory device capable of reading and writing a large number of memory cells with multiple read/write circuits in parallel has an architecture that reduces redundancy in the multiple read/write circuits to a minimum. The multiple read/write circuits are organized into a bank of similar stacks of components. Redundant circuits such as a processor for processing data among stacks each associated with multiple memory cells are factored out. The processor is implemented with an input logic, a latch and an output logic. The input logic can transform the data received from either the sense amplifier or the data latches. The output logic further processes the transformed data to send to either the sense amplifier or the data latches or to a controller. This provides an infrastructure with maximum versatility and a minimum of components for sophisticated processing of the data sensed and the data to be input or output.
申请公布号 US8873303(B2) 申请公布日期 2014.10.28
申请号 US201012900443 申请日期 2010.10.07
申请人 Sandisk Technologies, Inc. 发明人 Cernea Raul-Adrian;Li Yan;Khalid Shahzad;Chan Siu Lung
分类号 G11C7/10;G11C11/56;G11C16/26 主分类号 G11C7/10
代理机构 Davis Wright Tremaine LLP 代理人 Davis Wright Tremaine LLP
主权项 1. A method of operating a non-volatile memory having an array of memory cells, comprising: providing a set of read/write circuit stacks for operating on a group of memory cells of the array in parallel; operating each stack of read/write circuits on a subgroup of memory cells in parallel by cooperating a subgroup of sense amplifiers and data latches with a processor; latching input or output data of the subgroup of sense amplifiers with the data latches; providing each sense amplifier with at least one node with sense amplifier data; coupling the processor to the at least one node with sense amplifier data and the data latches for processing data therebetween; providing the processor with an input logic and an output logic; selectively coupling the input logic to either the at least one node with sense amplifier data or the data latches to retrieve data therefrom, and responsive to a first set of control signals to generate first resultant data; and generating second resultant data with the output logic responsive to a second set of control signals and the first resultant data, and selectively coupling the processor to either the at least one node with sense amplifier data or the data latches to store the second resultant data thereto.
地址 Plano TX US