发明名称 Power semiconductor device
摘要 In general, according to one embodiment, a power semiconductor device includes a first pillar region, a second pillar region, and an epitaxial layer of a first conductivity type on a first semiconductor layer. The first pillar region is composed of a plurality of first pillar layers of a second conductivity type and a plurality of second pillar layers of the first conductivity type alternately arranged along a first direction. The second pillar region is adjacent to the first pillar region along the first direction and includes a third pillar layer of the second conductivity type, a fourth pillar layer of the first conductivity type, and a fifth pillar layer of the second conductivity type in this order along the first direction. A plurality of second base layers of the second conductivity type electrically connected, respectively, onto the third pillar layer and the fifth pillar layer and spaced from each other.
申请公布号 US8860144(B2) 申请公布日期 2014.10.14
申请号 US201313918161 申请日期 2013.06.14
申请人 Kabushiki Kaisha Toshiba 发明人 Ohta Hiroshi;Sumi Yasuto;Kimura Kiyoshi;Suzuki Junji;Irifune Hiroyuki;Saito Wataru;Ono Syotaro
分类号 H01L29/66;H01L29/78;H01L29/423;H01L29/06;H01L29/10;H01L29/40 主分类号 H01L29/66
代理机构 Patterson & Sheridan, LLP 代理人 Patterson & Sheridan, LLP
主权项 1. A power semiconductor device comprising: a first semiconductor layer of a first conductivity type having a first surface and a second surface, the first surface and the second surface opposing each other, the first semiconductor layer having a device region and a termination region surrounding the device region; a plurality of first pillar layers of a second conductivity type provided in the device region, the first pillar layers being spaced from each other along a first direction that is parallel to the first surface; a plurality of second pillar layers of the first conductivity type provided in the device region and alternating along the first direction with the first pillar layers; a plurality of first base layers of the second conductivity type, one of the plurality of first base layers being provided on each of the first pillar layers; a plurality of source layers of the first conductivity type, each source layer being selectively formed in the first base layers; a plurality of second base layers of the second conductivity type provided on the first surface and between the plurality of first base layers and the termination region, each second base layer having no source layers formed therein; a plurality of third pillar layers of the second conductivity type provided in the device region, each of the third pillar layers being adjacent in a second direction that is perpendicular to the first surface to one of the plurality of second base layers, one of the plurality of third pillar layers being adjacent in the first direction to a portion of the first semiconductor layer disposed in the termination region, an impurity concentration of the portion being lower than an impurity concentration of the second pillar layers; a second semiconductor layer of the first conductivity type provided between adjacent ones of the second base layers which are spaced from each other along the first direction; a gate electrode provided on the first base layers and the second base layer via a gate insulating film; a first electrode electrically connected to the second surface; and a second electrode electrically connected to the first base layers and the source layers.
地址 Tokyo JP