发明名称 Nonvolatile semiconductor memory device including pillars buried inside through holes
摘要 In a nonvolatile semiconductor memory device, a stacked body is formed by alternately stacking dielectric films and conductive films on a silicon substrate and a plurality of through holes extending in the stacking direction are formed in a matrix configuration. A shunt interconnect and a bit interconnect are provided above the stacked body. Conductor pillars are buried inside the through holes arranged in a line immediately below the shunt interconnect out of the plurality of through holes, and semiconductor pillars are buried inside the remaining through holes. The conductive pillars are formed from a metal, or low resistance silicon. Its upper end portion is connected to the shunt interconnect and its lower end portion is connected to a cell source formed in an upper layer portion of the silicon substrate.
申请公布号 US8853766(B2) 申请公布日期 2014.10.07
申请号 US201113275436 申请日期 2011.10.18
申请人 Kabushiki Kaisha Toshiba 发明人 Maeda Takashi;Iwata Yoshihisa
分类号 H01L29/792;H01L27/115 主分类号 H01L29/792
代理机构 Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P. 代理人 Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
主权项 1. A nonvolatile semiconductor memory device comprising: a substrate; a semiconductor region formed in an upper portion of the substrate; a plurality of dielectric films and electrode films which are alternately stacked on the substrate and have a plurality of through holes extending in the stacking direction and formed in a matrix configuration as viewed along the stacking direction; conductor pillars buried inside a subset of the plurality of through holes, piercing at least one of the dielectric films and at least one of the electrode films, the through holes in the subset being arranged in a first direction; semiconductor pillars buried inside the remaining through holes, piercing the dielectric films and the electrode films, and connected to the semiconductor region; a shunt interconnect provided above the plurality of dielectric films and electrode films and connected to the conductor pillars; a bit interconnect provided above the plurality of dielectric films and electrode films and connected to the semiconductor pillars; a charge storage layer provided at least between one of the semiconductor pillars and some of the electrode films, the conductor pillars having a lower resistivity than the semiconductor pillars, and the conductor pillars being connected to one of the electrode films, and not connected to the other electrode films and the semiconductor region.
地址 Tokyo JP