发明名称 DESIGN RULE CHECKS IN 3-D VIRTUAL FABRICATION ENVIRONMENT
摘要 <p>A virtual fabrication environment that enables 3D Design Rule Checks (DRCs) or Optical Rule Checks (ORCs) on 3D structural models of semiconductor devices to be performed is discussed. The virtual fabrication environment may perform 3D design rule checks, such as minimum line width, minimum space between features, and minimum contact area between adjacent materials, directly in 3D without making assumptions about the translation from 2D design data to a 3D structure effected by an integrated process flow for semiconductor devices. The required number of 3D design rule checks may therefore be significantly reduced from the number of design rule checks required in 2D environments. Embodiments may also perform the 3D design rule checks for a range of statistical variations in process and design parameters.</p>
申请公布号 WO2014159194(A1) 申请公布日期 2014.10.02
申请号 WO2014US22451 申请日期 2014.03.10
申请人 COVENTOR, INC. 发明人 FRIED, DAVID, M.;GREINER, KENNETH, B.;STOCK, MARK, J.;BREIT, STEPHEN, R.
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址