发明名称 TRANSISTOR ARCHITECTURE HAVING EXTENDED RECESSED SPACER AND SOURCE/DRAIN REGIONS AND METHOD OF MAKING SAME
摘要 Techniques are disclosed for forming transistor architectures having extended recessed spacer and source/drain (S/D) regions. In some embodiments, a recess can be formed, for example, in the top of a fin of a fin-based field-effect transistor (finFET), such that the recess allows for forming extended recessed spacers and S/D regions in the finFET that are adjacent to the gate stack. In some instances, this configuration provides a higher resistance path in the top of the fin, which can reduce gate-induced drain leakage (GIDL) in the finFET. In some embodiments, precise tuning of the onset of GIDL can be provided. Some embodiments may provide a reduction in junction leakage (Lb) and a simultaneous increase in threshold voltage (VT). The disclosed techniques can be implemented with planar and non-planar fin-based architectures and can be used in standard metal-oxide-semiconductor (MOS) and complementary MOS (CMOS) process flows, in some embodiments.
申请公布号 US2014291737(A1) 申请公布日期 2014.10.02
申请号 US201313995717 申请日期 2013.03.29
申请人 Hafez Walid M.;Park Joodong;Yeh Jeng-Ya D.;Jan Chia-Hong;Tsai Curtis 发明人 Hafez Walid M.;Park Joodong;Yeh Jeng-Ya D.;Jan Chia-Hong;Tsai Curtis
分类号 H01L29/78;H01L29/66 主分类号 H01L29/78
代理机构 代理人
主权项
地址 Portland OR US