发明名称 Selective voltage binning within a three-dimensional integrated chip stack
摘要 Systems and methods for selective voltage binning within a three-dimensional integrated chip stack. A method is provided that includes defining a correlation between at least two parameters. At least one parameter of the at least two parameters is from a first chip of a three-dimensional integrated chip stack and at least one parameter of the at least two parameters is from a second chip of the three-dimensional integrated chip stack. The method further includes generating a covariance matrix based on the at least two parameters. The method further includes calculating a new parameter or new parameter set using the covariance matrix. The method further includes performing statistical static timing analysis (SSTA) such that the new parameter or the new parameter set is propagated into the SSTA. The method further includes determining whether timing targets for the three-dimensional integrated chip stack are achieved.
申请公布号 US8850380(B2) 申请公布日期 2014.09.30
申请号 US201313766276 申请日期 2013.02.13
申请人 International Business Machines Corporation 发明人 Bickford Jeanne P.;Foreman Eric A.
分类号 G06F17/50 主分类号 G06F17/50
代理机构 Roberts Mlotkowski Safran & Cole, P.C. 代理人 Cain David;Roberts Mlotkowski Safran & Cole, P.C.
主权项 1. A method comprising: defining a correlation between at least two parameters, wherein at least one parameter of the at least two parameters is from a first chip of a three-dimensional integrated chip stack and at least one parameter of the at least two parameters is from a second chip of the three-dimensional integrated chip stack; generating a covariance matrix based on the at least two parameters; calculating a new parameter or new parameter set using the covariance matrix; performing statistical static timing analysis (SSTA) such that the new parameter or the new parameter set is propagated into the SSTA; and determining whether timing targets for the three-dimensional integrated chip stack are achieved, wherein at least the generating the covariance matrix is performed using a processor; the correlation between the at least two parameters is determined based on a manufacturing sorting plan that includes a set correlation requirement between the first chip and the second chip; and the covariance matrix is indicative of the correlated at least two parameters and the set correlation requirement between the first chip and the second chip.
地址 Armonk NY US