发明名称 OVERLAY SAMPLING METHODOLOGY
摘要 An embodiment of the present invention relates to a method to achieve enhanced overlay control while maintaining manufacturing throughput for a fabrication process. Locations of a plurality of alignment structures on a wafer comprising a plurality of reticle fields are determined with a layout tool to define a layout-based wafer map. The topography of the wafer is then measured as a function of wafer position by a surface measuring tool. The layout-based wafer map is then projected onto the measured wafer topography to define a modeled wafer map. A subset of alignment structure locations is measured with an alignment tool in an in-line fabrication flow so as not to delay subsequent fabrication steps. Disagreement between the measured alignment structure locations and modeled alignment structure locations is then minimized mathematically to enhance overlay control while maintaining manufacturing throughput.
申请公布号 KR20140111935(A) 申请公布日期 2014.09.22
申请号 KR20130146132 申请日期 2013.11.28
申请人 TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD. 发明人 HSIEH HAN MING;CHEN LI SHIUAN;CHANG CHUNG HAO;TURN LI KONG
分类号 H01L21/68;G01B11/00 主分类号 H01L21/68
代理机构 代理人
主权项
地址