发明名称 SEMICONDUCTOR STORAGE
摘要 A semiconductor storage includes memory cells, a bit line, and a sense amplifier having a first transistor that controls precharging of the bit line, a second transistor that controls charging of a first node, a third transistor that controls connection of the bit line to the first node, a fourth transistor that controls connection of the first node to a second node, a fifth transistor that controls connection of the first node to a third node, and a sixth transistor that is controlled to sense a potential of the third node. The controller controls the first through sixth transistors of data to perform a read operation based on the potential of the third node.
申请公布号 US2014269095(A1) 申请公布日期 2014.09.18
申请号 US201314014252 申请日期 2013.08.29
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 MAEJIMA Hiroshi
分类号 G11C16/28 主分类号 G11C16/28
代理机构 代理人
主权项 1. A semiconductor storage comprising: a plurality of memory cells formed on a semiconductor substrate; a plurality of bit lines electrically connected to the memory cells; a plurality of sense amplifiers electrically connected to the plurality of the bit lines, each of the sense amplifiers including a first transistor that controls precharging of the bit line, a second transistor that controls a charging of a first node, a third transistor that controls a connection of the bit line to the first node, a fourth transistor that controls a connection of the first node to a second node, a fifth transistor that controls a connection of the first node to a third node, and a sixth transistor that is controlled to sense a potential of the third node; and a controller configured to control the first through sixth transistors to perform a read operation based on the potential of the third node, wherein during the read operation: (1) the first through fourth transistors are turned on during a first time period, (2) the second transistor is turned off in a second time period after the first time period, (3) the second transistor is turned on and the fourth transistor is turned off in a third time period after the second time period, (4) the second transistor is turned off in a fourth time period after the third time period, (5) the third and fourth transistors are turned off and the fifth transistor is turned on in the fifth time period after the fourth time period, and (6) the fourth transistor is turned on in a sixth time period after the fifth time period.
地址 Tokyo JP