发明名称 IMPROVED RESISTANCE TO CACHE TIMING ATTACKS ON BLOCK CIPHER ENCRYPTION
摘要 Technology is generally described for improving resistance to cache timing attacks made on block cipher encryption implementations. In some examples, the technology can include identifying one or more tunable parameters of the block cipher encryption algorithm; creating multiple encryption algorithm implementations by varying one or more of the parameter values; causing a computing system to encrypt data using the implementations; measuring average execution times at the computing system for the implementations; subjecting the implementations to a cache timing attack; measuring average execution times at the computing system for the implementations subjected to a cache timing attack; computing a time difference between the average execution times for the implementations when not subjected and when subjected to a cache timing attack; selecting an implementation having a lower time difference; and using the selected implementation for a subsequent encryption operation.
申请公布号 WO2014140698(A1) 申请公布日期 2014.09.18
申请号 WO2013IB53260 申请日期 2013.04.25
申请人 INDIAN INSTITUTE OF TECHNOLOGY KHARAGPUR 发明人 MUKHOPADHYAY, DEBDEEP;DOMINIC REBEIRO, CHESTER
分类号 G06F21/00 主分类号 G06F21/00
代理机构 代理人
主权项
地址