发明名称 Floating point multiplier circuit with optimized rounding calculation
摘要 An optimized floating point multiplier rounding circuit that minimizes the increase of the critical timing path of the calculation. The values of the temporary mantissa required to make the rounding decision are calculated simultaneously by the circuit shown in the invention.
申请公布号 US8832166(B2) 申请公布日期 2014.09.09
申请号 US201113247963 申请日期 2011.09.28
申请人 Texas Instruments Incorporated 发明人 Anderson Timothy David
分类号 G06F7/00;H03K21/00;G06F7/483;H03K19/00;G06F1/32 主分类号 G06F7/00
代理机构 代理人 Marshall, Jr. Robert D.;Telecky, Jr. Frederick J.
主权项 1. A computer implemented floating point multiplication method using a programmable central processing unit comprising the steps of: receiving first and second floating point operands; receiving an indication of a rounding mode; simultaneously calculating a first value of a temporary mantissa of a product of the first and second floating point operands if said indication of the rounding mode indicates no rounding,calculating a second value of the temporary mantissa of the product of the first and second floating point operands if said indication of the rounding mode indicates rounding up and no left shift of the temporary mantissa is needed, andcalculating a third value of the temporary mantissa of the product of the first and second floating point operands if said indication of the rounding mode indicates rounding up and a left shift of the temporary mantissa is needed, and determining whether a left shift of the temporary mantissa is needed; and outputting a selected one of said first value, said second value or said third value as a mantissa of the product of the first and second floating point operands dependent upon said indication of the rounding mode and whether a left shift is needed.
地址 Dallas TX US