发明名称 High-voltage transistor structure with reduced gate capacitance
摘要 In one embodiment, a high voltage field-effect transistor (HVFET) includes a field oxide layer that covers a first well region, the field oxide layer having a first thickness and extending in a second lateral direction from a drain region to near a second well region. A gate oxide covers a channel region and has a second dimension in a first lateral direction. A gate extends in the second lateral direction from the source region to over a portion of the field oxide layer, the gate being insulated from the channel region by the gate oxide, the gate extending in the first lateral dimension over an inactive area of the HVFET beyond the second dimension of the gate oxide, the gate being insulated from the first and second well regions over the inactive area by the field oxide layer.
申请公布号 US8823093(B2) 申请公布日期 2014.09.02
申请号 US201213532583 申请日期 2012.06.25
申请人 Power Integrations, Inc. 发明人 Banerjee Sujit;Parthasarathy Vijay
分类号 H01L29/76 主分类号 H01L29/76
代理机构 The Law Offices of Bradley J. Bereznak 代理人 The Law Offices of Bradley J. Bereznak
主权项 1. A high voltage field-effect transistor (HVFET) comprising: a substrate of a first conductivity type; a first well region of a second conductivity type disposed in the substrate, the first well region having a lateral boundary; a drain region of the second conductivity type disposed in the first well region, the drain region having a first dimension in a first lateral direction, an extended drain region of the first well region separating the drain region from the lateral boundary in a second lateral direction orthogonal to the first lateral direction; a second well region of the first conductivity type disposed in the substrate, the second well region extending past the lateral boundary into the first well region; a source region of the second conductivity type disposed in the second well region, a channel region being defined between the source region and the first well region; a field oxide layer that substantially covers the first well region, the field oxide layer having a first thickness and extending in the second lateral direction from the drain region to near the second well region in an active area of the HVFET, the field oxide layer extending past the lateral boundary to the source region in an inactive area of the HVFET; a gate oxide that covers the channel region in the active area, the gate oxide having a second thickness substantially thinner than the first thickness; a gate disposed over the channel region, the gate extending in the second lateral direction from the source region to at least the field oxide layer, the gate being insulated from the channel region by the gate oxide in the active area, the gate being separated from the first and second well regions over the inactive area by at least the first dimension of the field oxide layer.
地址 San Jose CA US