发明名称 Bidirectional shift register and image display device using the same
摘要 A plurality of cascaded unit register circuits which comprises a bidirectional shift register include main stages and dummy stages at the top before the main stages and dummy stages at the bottom after the main stages. A k-th stage outputs a pulse Pk in synchronization with a clock signal with a reference point N1 being at H level. The main stages include terminals NSF and NSB for setting N1 to H to which Pk−1 and Pk+1 are input, respectively, and terminals NRB and NRF for setting N1 to L level to which Pk−2 and Pk+2 are input, respectively. The order of generation of clock signals is reversed according to the direction of a shift, and whether a start trigger signal is applied to a top stage or a bottom stage is switched. Top dummy stages do not have NRB. Bottom dummy stages do not have NRF.
申请公布号 US8803783(B2) 申请公布日期 2014.08.12
申请号 US201113164833 申请日期 2011.06.21
申请人 Japan Display Inc.;Panasonic Liquid Crystal Display Co., Ltd. 发明人 Ochiai Takahiro;Goto Mitsuru;Sehata Hiroko;Higashijima Hiroyuki
分类号 G09G3/36 主分类号 G09G3/36
代理机构 Antonelli, Terry, Stout & Kraus, LLP. 代理人 Antonelli, Terry, Stout & Kraus, LLP.
主权项 1. A bidirectional shift register, comprising: a shift register portion including unit register circuits each of which has an output terminal for outputting a pulse and which are cascaded in m stages, where m is an integer which is equal to or larger than 6, for outputting the pulse from a column of the output terminals in a shift order which is one of a forward direction and a reverse direction; a clock signal generating portion for supplying n-phase clock pulses, where n is an integer which is equal to or larger than 3, to the stages of the shift register portion in sequence in the forward direction in forward shift operation of the shift register portion and in the reverse direction in backward shift operation; and a trigger signal generating portion for generating a forward direction trigger signal at a start of forward shift and generating a reverse direction trigger signal at a start of backward shift, the cascaded unit register circuits including main stages that are unit register circuits in which a load to be driven is connected to the output terminal and dummy stages that are unit register circuits in which a load to be driven is not connected to the output terminal, the main stages forming a successive column and the dummy stages being connected at a top before the column of the main stages and at a bottom after the column of the main stages in the cascade, when αf, αb, βf, and βb are natural numbers which satisfy both αf<βb<n and αb<βf<n, the unit register circuit in a k-th stage, where k is an integer which satisfies including: an output circuit for outputting an output pulse Pk in synchronization with the n-phase clock pulse which is input to the unit register circuit with a reference point of the unit register circuit being at a first potential; both a forward direction set terminal to which an output pulse Pk−αf is input as a set signal and a reverse direction set terminal to which an output pulse Pk+αb is input as a set signal; at least one of a forward direction reset terminal to which an output pulse Pk+βf is input as a reset signal and a reverse direction reset terminal to which an output pulse Pk−βb is input as a reset signal; a set circuit which is connected to the reference point and for setting a potential of the reference point to the first potential when the set signal is input; a reset circuit for setting the potential of the reference point to a second potential when the reset signal is input; and a circuit for holding a potential applied to a node and setting the potential of the reference point to the second potential with the node being at the first potential, each of the main stages including both the forward direction reset terminal and the reverse direction reset terminal, a number of the top dummy stages provided being βb, each of the top dummy stages including only the forward direction reset terminal as the reset terminal, a number of the bottom dummy stages provided being βf, each of the bottom dummy stages including only the reverse direction reset terminal as the reset terminal, the forward direction trigger signal instead of the output pulse Pk−αf being input as the set signal to the forward direction set terminal in top of stages of the dummy stages, the reverse direction trigger signal instead of the output pulse Pk+αb being input as the set signal to the reverse direction set terminal in bottom αb stages of the dummy stages, the unit register circuit in each of (αf+1)th to N-th stages includes a forward direction initialization circuit for, when the forward direction trigger signal is input, applying the first potential to the node, the potential of the reference point of the unit register circuit being set to the second potential correspondingly to the forward direction trigger signal at the start of forward shift, and the unit register circuit in each of first to (N−αb)th stages includes a reverse direction initialization circuit for, when the reverse direction trigger signal is input, applying the first potential to the node, the potential of the reference point of the unit register circuit being set to the second potential correspondingly to the reverse direction trigger signal at the start of reverse shift.
地址 Tokyo JP