发明名称 High-Speed Processor Core Comprising Mapped Auxilliary Component Functionality
摘要 A high-speed processor core having a plurality of individual FPGA-based processing elements configured in a synchronous or asynchronous pipeline architecture with direct processor-to-memory interconnectivity and having an auxiliary component functionality mapped into at least one of the processing elements.
申请公布号 US2014215141(A1) 申请公布日期 2014.07.31
申请号 US201313965810 申请日期 2013.08.13
申请人 ISC8 Inc. 发明人 Leon John
分类号 G11C11/406 主分类号 G11C11/406
代理机构 代理人
主权项 1. An electronic processor core comprising: a first reconfigurable processing element configured to perform a first predetermined operation and having an output data set, a second reconfigurable processing element configured to perform a second predetermined operation, the first processing element and the second processing element configured so that the output data set of the first processing element is received as the input data set of file second processing element, the first and second processing elements each comprising a processor, an access lead network electrically coupled and proximate to the processor and a plurality of external memories electrically coupled and proximate to the access lead network, wherein the processor can independently access each of the plurality of external memories via the access lead network without use of an address/data bus, at least one auxiliary logic component coupled to at least one of the processing elements, and, at least one intercommunicated clock and control or data signal between the at least one processing element and the auxiliary logic component configured whereby the functionality of the auxiliary component is mapped into the at least one processing element.
地址 Costa Mesa CA US