发明名称
摘要 <p>A phase frequency detector realizes a highly linear conversion from noise-shapedΣΔmodulation into charge quantities without degradation of phase-locked loop (PLL) phase noise. The phase frequency detector may feature a construction of an Up signal output and a Down signal output, in which the Up signal rises when a divided VCO input rises, an Up signal falls when the divided VCO input falls, a Down signal rises when the divided VCO input rises, and a Down signal falls when a reference input rises. A mode selection input may be utilized for a fast lock-up PLL.</p>
申请公布号 JP2014518461(A) 申请公布日期 2014.07.28
申请号 JP20130556090 申请日期 2013.02.28
申请人 发明人
分类号 H03L7/085;H03L7/197 主分类号 H03L7/085
代理机构 代理人
主权项
地址