主权项 |
1. A semiconductor memory device comprising:
at least one memory cell array in which memory cell units are arranged in a matrix, the memory cell units each having a plurality of memory cells connected in series, a first select gate transistor and a second select gate transistor, the plurality of memory cells being connected between the first select gate transistor and the second select gate transistor in each of the memory cell units; a plurality of word lines connected to the memory cell units included in the memory cell array; a first word line included in the plurality of word lines; a second word line included in the plurality of word lines; a third word line included in the plurality of word lines; a fourth word line included in the plurality of word lines; a first transistor of a first conductivity type, a source or a drain of the first transistor being connected to the first word line; a second transistor of the first conductivity type, a source or a drain of the second transistor being connected to the second word line; a third transistor of the first conductivity type, a source or a drain of the third transistor being connected to the third word line; a fourth transistor of the first conductivity type, a source or a drain of the fourth transistor being connected to the fourth word line; a fifth transistor of a second conductivity type opposite to the first conductivity type, a drain of the fifth transistor being connected to a gate of the first transistor, a gate of the second transistor, a gate of the third transistor and a gate of the fourth transistor; a sixth transistor of the first conductivity type, a source of the fifth transistor being connected to a source of the sixth transistor, a gate of sixth transistor being connected to both the gate of the first transistor and the gate of the third transistor; a plurality of row decoder circuits each comprising the first transistor, the second transistor, the third transistor, the fourth transistor, the fifth transistor and the sixth transistor, one of the plurality of row decoder circuits selecting at least one of the plurality of word lines; and a first well region of the first conductivity type, the fifth transistor being formed in the first well region, wherein the first transistor and the second transistor are located at a first side of the memory cell array, the third transistor and the fourth transistor are located at a second side of the memory cell array, and the first well region corresponding to one of the plurality of row decoder circuits is separated from the first well region corresponding to another of the plurality of row decoder circuits, and wherein a first voltage is applied to the first well region corresponding to a first row decoder circuit when a second voltage is applied to at least one of the first word line, the second word line, the third word line and the fourth word line connected to the first row decoder circuit, and the first voltage is higher than the second voltage, and the second voltage is higher than power supply voltage. |