发明名称 Wire-Last Integration Method and Structure for III-V Nanowire Devices
摘要 In one aspect, a method of fabricating a nanowire FET device includes the following steps. A layer of III-V semiconductor material is formed on an SOI layer of an SOI wafer. Fins are etched into the III-V material and SOI layer. One or more dummy gates are formed over a portion of the fins that serves as a channel region of the device. A gap filler material is deposited onto the wafer. The dummy gates are removed selective to the gap filler material, forming trenches in the gap filler material. The SOI layer is removed from portions of the fins within the trenches thereby forming suspended nanowire channels in the channel regions of the device. The trenches are filled with at least one gate material to form one or more replacement gates surrounding the nanowire channels in a gate-all-around configuration.
申请公布号 US2014203290(A1) 申请公布日期 2014.07.24
申请号 US201313967953 申请日期 2013.08.15
申请人 International Business Machines Corporation 发明人 Chang Josephine B.;Lauer Isaac;Sleight Jeffrey W.;Majumdar Amlan
分类号 H01L29/78 主分类号 H01L29/78
代理机构 代理人
主权项 1. A nanowire FET device, comprising: at least one fin formed on a wafer, wherein the fin comprises (i) portions having a layer of a III-V semiconductor material on an SOI layer which serve as source and drain regions of the device, and (ii) portions of the III-V semiconductor material released from the fin which serve as a nanowire channel of the device; a gap filler material surrounding the fin; and at least one gate, formed within a trench in the gap filler material, that surrounds the nanowire channel in a gate all around configuration.
地址 Armonk NY US