发明名称 FORMAL VERIFICATION OF A LOGIC DESIGN
摘要 A method is provided for verification of a logic design for a processor execution unit which includes an instruction pipeline with one or more pipeline stages. The method includes: creating a design under test using at least a first and a second instance of the logic design; initializing the instruction pipeline using the first instance of the design under test with the same value in each instruction pipeline stage and the second instance with random values in its pipeline stages; selecting an instruction of the processor execution unit out of a plurality of instructions and simultaneously issuing the instruction to each instance of the design under test; providing a comparison between the outputs of the instruction pipeline executing the instruction for each instance; and if the instruction is verifiable by formal model checking, approving the correctness of the logic design if the comparison result is true.
申请公布号 US2014195785(A1) 申请公布日期 2014.07.10
申请号 US201314072990 申请日期 2013.11.06
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BOERSMA Maarten Jakob;KRAUTZ Udo;SCHMIDT Ulrike
分类号 G06F11/22 主分类号 G06F11/22
代理机构 代理人
主权项 1. A method for formal verification of a logic design for a processor execution unit, the processor execution unit comprising an instruction pipeline with one or more pipeline stages for executing a plurality of instructions, the method comprising: creating a design under test by using at least a first and a second instance of the logic design; initializing the instruction pipeline using the first instance of the design under test with a defined initial value in each instruction pipeline stage and the second instance with random initial values in its pipeline stages; selecting an instruction of the processor execution unit out of the plurality of instructions and simultaneously issuing the instruction to each instance of the design under test; providing a comparison result between the outputs of the instruction pipeline executing the instruction for each instance; and in case the instruction is verifiable by formal model checking, approving the correctness of the logic design if the comparison result is true, or in case the instruction is not verifiable by formal model checking, approving the correctness of the sequenced computation in the instruction pipeline, if the comparison result is true.
地址 Armonk NY US