发明名称 Method for manufacturing semiconductor device and semiconductor device
摘要 A CMOS SGT manufacturing method includes a step of forming first and second fin-shaped silicon layers on a substrate, forming a first insulating film around the first and second fin-shaped silicon layers, and forming first and second pillar-shaped silicon layers; a step of forming n-type diffusion layers; a step of forming p-type diffusion layers; a step of forming a gate insulating film and first and second polysilicon gate electrodes; a step of forming a silicide in upper portions of the diffusion layers in upper portions of the first and second fin-shaped silicon layers; and a step of depositing an interlayer insulating film, exposing the first and second polysilicon gate electrodes, etching the first and second polysilicon gate electrodes, and then depositing a metal to form first and second metal gate electrodes.
申请公布号 US8772175(B2) 申请公布日期 2014.07.08
申请号 US201213693524 申请日期 2012.12.04
申请人 Unisantis Electronics Singapore Pte. Ltd. 发明人 Masuoka Fujio;Nakamura Hiroki
分类号 H01L21/302;H01L21/461 主分类号 H01L21/302
代理机构 Brinks Gilson & Lione 代理人 Brinks Gilson & Lione
主权项 1. A method for manufacturing a semiconductor device comprising: a first step of forming a first fin-shaped silicon layer and a second fin-shaped silicon layer on a substrate so that the first fin-shaped silicon layer and the second fin-shaped silicon layer are connected to each other at ends thereof to form a closed loop, forming a first insulating film around the first fin-shaped silicon layer and the second fin-shaped silicon layer, forming a first pillar-shaped silicon layer on the first fin-shaped silicon layer, and forming a second pillar-shaped silicon layer on the second fin-shaped silicon layer, a width of the first pillar-shaped silicon layer being equal to a width of the first fin-shaped silicon layer and a width of the second pillar-shaped silicon layer being equal to a width of the second fin-shaped silicon layer; a second step of, after the first step, forming n-type diffusion layers by implanting impurities in an upper portion of the first pillar-shaped silicon layer, an upper portion of the first fin-shaped silicon layer, and a lower portion of the first pillar-shaped silicon layer and forming p-type diffusion layers by implanting impurities in an upper portion of the second pillar-shaped silicon layer, an upper portion of the second fin-shaped silicon layer, and a lower portion of the second pillar-shaped silicon layer; a third step of, after the second step, forming a gate insulating film, a first polysilicon gate electrode, a second polysilicon gate electrode, and a polysilicon gate line so that the gate insulating film covers the peripheries and top portions of the first pillar-shaped silicon layer and the second pillar-shaped silicon layer, the first polysilicon gate electrode and the second polysilicon gate electrode covering the gate insulating film, and after formimg the first polysilicon gate electrode, forming the second polysilicon gate electrode, and the polysilicon gate line, where a the top surface of polysilicon is higher than the gate insulating film on the n-type diffusion layer formed in the upper portion of the first pillar-shaped silicon layer and higher than the gate insulating film on the p-type diffusion layer formed in the upper portion of the second pillar-shaped silicon layer; a fourth step of, after the third step, forming a silicide in an upper portion of the n-type diffusion layer in the upper portion of the first fin-shaped silicon layer and in an upper portion of the p-type diffusion layer in the upper portion of the second fin-shaped silicon layer; a fifth step of, after the fourth step, depositing an interlayer insulating film, exposing the first polysilicon gate electrode, the second polysilicon gate electrode, and the polysilicon gate line, etching the first polysilicon gate electrode, the second polysilicon gate electrode, and the polysilicon gate line, and then depositing a metal to form a first metal gate electrode, a second metal gate electrode, and a metal gate line, where the metal gate line is connected to the first metal gate electrode and the second metal gate electrode and extends in a direction perpendicular to the first fin-shaped silicon layer and to the second fin-shaped silicon layer; and a sixth step of, after the fifth step, forming a first contact and a second contact so that the first contact is in direct contact with the n-type diffusion layer in the upper portion of the first pillar-shaped silicon layer, and the second contact is in direct contact with the p-type diffusion layer in the upper portion of the second pillar-shaped silicon layer.
地址 Peninsula Plaza SG