发明名称 INCREMENTAL CLOCK TREE SYNTHESIS
摘要 Methods and apparatuses are described for optimizing local clock skew, and/or for synthesizing clock trees in an incremental fashion. For optimizing local clock skew, the circuit design can be partitioned into clock skew groups. Next, for each clock skew group, an initial clock tree can be constructed that substantially minimizes worst case clock skew in the clock skew group, and then the initial clock tree can be further optimized by substantially minimizing worst case local clock skew in the clock skew group. For performing incremental clock tree synthesis, a portion of a clock tree in the circuit design can be selected based on a set of modifications to the circuit design. Next, a new clock tree can be determined to replace the selected portion of the clock tree. The circuit design can then be modified by replacing the selected portion of the clock tree with the new clock tree.
申请公布号 US2014189627(A1) 申请公布日期 2014.07.03
申请号 US201314106627 申请日期 2013.12.13
申请人 Synopsys, Inc. 发明人 Dhar Sanjay;Cao Aiqun
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项 1. A method for performing incremental clock tree synthesis, the method comprising: performing a modification on a circuit design to obtain a modified circuit design; selecting a portion of a clock tree in the circuit design based on the modification to the circuit design; determining a new clock tree to replace the selected portion of the clock tree; and modifying the modified circuit design by replacing the selected portion of the clock tree with the new clock tree.
地址 Mountain View CA US