发明名称 SPECULATIVE NON-FAULTING LOADS AND GATHERS
摘要 According to one embodiment, a processor includes an instruction decoder to decode an instruction to read a plurality of data elements from memory, the instruction having a first operand specifying a storage location, a second operand specifying a bitmask having one or more bits, each bit corresponding to one of the data elements, and a third operand specifying a memory address storing a plurality of data elements. The processor further includes an execution unit coupled to the instruction decoder, in response to the instruction, to read one or more data elements speculatively, based on the bitmask specified by the second operand, from a memory location based on the memory address indicated by the third operand, and to store the one or more data elements in the storage location indicated by the first operand.
申请公布号 US2014181580(A1) 申请公布日期 2014.06.26
申请号 US201213725907 申请日期 2012.12.21
申请人 BHARADWAJ Jayashankar;VASUDEVAN Nalini;LEE Victor W.;BAGHSORKHI Sara S.;HARTONO Albert;KIM Daehyun 发明人 BHARADWAJ Jayashankar;VASUDEVAN Nalini;LEE Victor W.;BAGHSORKHI Sara S.;HARTONO Albert;KIM Daehyun
分类号 G06F9/30;G06F11/07 主分类号 G06F9/30
代理机构 代理人
主权项 1. A processor, comprising: an instruction decoder to decode an instruction to read a plurality of data elements from memory, the instruction having a first operand specifying a storage location, a second operand specifying a bitmask having one or more bits, each bit corresponding to one of the data elements, and a third operand specifying a memory address storing a plurality of data elements; and an execution unit coupled to the instruction decoder, in response to the instruction, to read one or more data elements speculatively, based on the bitmask specified by the second operand, from a memory location based on the memory address indicated by the third operand, and to store the one or more data elements in the storage location indicated by the first operand.
地址 Saratoga CA US