发明名称 PHASE COMPARISON DEVICE AND DLL CIRCUIT
摘要 A phase detection range is enabled to be expanded to an arbitrary number of times of a cycle of a reference clock, and in the case of application to a DLL circuit, an operation cycle is enabled to be freely selected. A phase comparison device includes a divider that generates a division clock obtained by receiving a reference clock and dividing it by two; an inverter that inverts a phase of the division clock to generate a division inverted clock; a DFF circuit that synchronizes the division inverted clock with a delay clock to generate a synchronized clock; a DFF circuit that synchronizes the clock with the feedback clock to generate a final synchronized clock; and a phase comparator that receives the division clock and the final synchronized clock to compare phases of the division clock and the final synchronized clock.
申请公布号 US2014167820(A1) 申请公布日期 2014.06.19
申请号 US201214232371 申请日期 2012.07.17
申请人 Kashiwakura Shoichiro 发明人 Kashiwakura Shoichiro
分类号 H03L7/085;H03D13/00 主分类号 H03L7/085
代理机构 代理人
主权项
地址 Chiba-shi JP