发明名称 Method for integration of dual metal gates and dual high-K dielectrics in CMOS devices
摘要 The present invention provides a method for integrating the dual metal gates and the dual gate dielectrics into a CMOS device, comprising: growing an ultra-thin interfacial oxide layer or oxynitride layer by rapid thermal oxidation; forming a high-k gate dielectric layer on the ultra-thin interfacial oxide layer by physical vapor deposition; performing a rapid thermal annealing after the deposition of the high-k; depositing a metal nitride gate by physical vapor deposition; doping the metal nitride gate by ion implantation with P-type dopants for a PMOS device, and with N-type dopants for an NMOS device, with a photoresist layer as a mask; depositing a polysilicon layer and a hard mask by a low pressure CVD process, and then performing photolithography process and etching the hard mask; removing the photoresist, and then etching the polysilicon layer/the metal gate/the high-k dielectric layer sequentially to provide a metal gate stack; forming a first spacer, and performing ion implantation with a low energy and a large angle for source/drain extensions; forming a second spacer, and performing ion implantation for source/drain regions; performing a thermal annealing so as to adjust of the metal gate work functions for the NMOS and PMOS devices, respectively, in the course when the dopants in the source/drain regions are activated.
申请公布号 US8748250(B2) 申请公布日期 2014.06.10
申请号 US201113129743 申请日期 2011.02.21
申请人 Institute of Microelectronics, Chinese Academy of Sciences 发明人 Xu Qiuxia;Xu Gaobo
分类号 H01L21/8238 主分类号 H01L21/8238
代理机构 代理人
主权项 1. A method for integrating dual metal gates and dual high-k gate dielectrics into a CMOS device, comprising: step 1) forming an interfacial layer of SiOx or SiON after formation of a conventional device isolation LOCOS or STI by rapid thermal annealing at a temperature of 600-800° C. for 20-120 s; step 2) forming a high-k gate dielectric layer and performing a rapid thermal annealing at a temperature of 600-1050° C. for 4-120 s, wherein the high-k gate dielectric layer is made of a Hf based high-k dielectric; step 3) forming a metal gate, wherein a TiN gate is deposited on the high-k gate dielectric layer by a PVD process; step 4) doping the metal nitride gate by metal ion implantation with P-type dopants for a PMOS device, and with N-type dopants for an NMOS device, with a photoresist layer as a mask; step 5) depositing a polysilicon layer and a hard mask by a low pressure CVD process, and then performing photolithography process and etching the hard mask; step 6) removing the photoresist, and then etching the polysilicon layer/the metal gate/the high-k dielectric layer sequentially to provide a metal gate stack with the hard mask as a shield; step 7) forming a first spacer, and performing ion implantation with a low energy and a large angle for source/drain extensions; step 8) forming a second spacer, and performing ion implantation for source/drain regions; step 9) performing a thermal annealing at a temperature of 600-1050° C. for 2-30 s, wherein in the course when the dopants in the source/drain regions are activated, the metal ions are driven to an interface between the metal gate and the high-k gate dielectric layer and an interface between the high-k gate dielectric layer and the interfacial oxide layer, so that the metal ions accumulate at two interfaces, and dipoles are generated by interface reaction, so as to adjust the metal gate work functions of the NMOS and PMOS devices, respectively; step 10) forming NiSi; step 11) forming contacts and alloy by performing annealing for alloying in a furnace in N2 or (N2+H2) at a temperature of 380-450° C. for 30-60 minutes.
地址 Beijing CN
您可能感兴趣的专利