发明名称 DRAM arrays
摘要 The invention includes methods for utilizing partial silicon-on-insulator (SOI) technology in combination with fin field effect transistor (finFET) technology to form transistors particularly suitable for utilization in dynamic random access memory (DRAM) arrays. The invention also includes DRAM arrays having low rates of refresh. Additionally, the invention includes semiconductor constructions containing transistors with horizontally-opposing source/drain regions and channel regions between the source/drain regions. The transistors can include gates that encircle at least three-fourths of at least portions of the channel regions, and in some aspects can include gates that encircle substantially an entirety of at least portions of the channel regions.
申请公布号 US8742483(B2) 申请公布日期 2014.06.03
申请号 US201213490369 申请日期 2012.06.06
申请人 Micron Technology, Inc. 发明人 Fischer Mark
分类号 H01L27/108 主分类号 H01L27/108
代理机构 代理人
主权项 1. A DRAM array, comprising: a semiconductor substrate having a bulk semiconductor material with a thickness; a vertical direction being defined to extend through the thickness, and a horizontal direction being defined to extend orthogonally to the vertical direction; a plurality of transistors supported by the substrate; each transistor comprising a gate containing electrically conductive gate material; a channel proximate the gate; and a pair of source/drain regions on opposing sides of the channel; the source/drain regions and channel together forming a segment that extends primarily horizontally; each transistor comprising a dielectric material between the gate material and the channel; capacitors electrically coupled with source/drain regions of the transistors; wherein each channel has a longitudinal axis from one of the source/drain regions to the other, and has a lateral periphery along a cross-section substantially orthogonal to the longitudinal axis; wherein the lateral periphery is a four-sided polygon; wherein the four-sided polygon of each channel has a bottom surface, a top surface, and a pair of side surfaces extending from the bottom surface to the top surface; wherein the dielectric material of each transistor is conformally along and directly against the top and side surfaces of the four-sided polygon of the channel of the transistor, and extends under an entirety of the bottom surface, but is only directly against a portion of the bottom surface, and is not conformal to the bottom surface; the dielectric material from one side of the polygon contacting the dielectric material from the other side of the polygon under the bottom surface; and wherein the electrically conductive gate material of each transistor gate wraps around the lateral periphery of the channel and extends conformally along the dielectric material along the top and side surfaces of the four-sided polygon; the electrically conductive gate material of each transistor gate also extending to under the bottom surface of the four-sided polygon, and being under an entirety of the bottom surface except for a region where the dielectric material from one side of the polygon contacts the dielectric material from the other side of the polygon.
地址 Boise ID US