发明名称 DATA PROCESSING DEVICE AND DATA PROCESSING METHOD
摘要 The present invention relates to a data processing device and a data processing method capable of improving the resistance to data error. In a case where an LDPC code having a code length of 4,320 bits is mapped into 16 signal points, when a code bit of 4 × 2 bits and the (#i+1)-th bit from the most significant bit of symbol bits of 4 × 2 bits of two consecutive symbols are bits b#i and y#i, a demultiplexer performs an interchange process in which b0 is allocated to y0, b1 is allocated to y4, b2 is allocated to y1, b3 is allocated to y6, b4 is allocated to y2, b5 is allocated to y5, b6 is allocated to y3, and b7 is allocated to y7 for an LDPC code having a coded rate of 1/2, and b0 is allocated to y0, b1 is allocated to y4, b2 is allocated to y5, b3 is allocated to y2, b4 is allocated to y1, b5 is allocated to y6, b6 is allocated to y3, and b7 is allocated to y7 for an LDPC code having a coded rate of 7/12, 2/3, and 3/4. The present invention, for example, can be applied to a transmission system transmitting an LDPC code and the like.
申请公布号 EP2618491(A4) 申请公布日期 2014.05.21
申请号 EP20110825080 申请日期 2011.09.09
申请人 SONY CORPORATION 发明人 SHINOHARA YUJI;YAMAMOTO MAKIKO;SAKAI LUI
分类号 H03M13/11;H03M13/03;H03M13/15;H03M13/25;H03M13/27;H03M13/29;H03M13/35 主分类号 H03M13/11
代理机构 代理人
主权项
地址