发明名称 Clock generator with integrated phase offset programmability
摘要 A device may include first, second, and third buffer stages. The device may further include a selector circuit to selectively output one of an output of the second buffer stage or an output of the third buffer stage. The device may include an output to provide a first clock signal, where the first clock signal is an output of the first buffer stage, and the device further include an output to provide a second clock signal, where the second clock signal is an output of the selector circuit.
申请公布号 US8729944(B2) 申请公布日期 2014.05.20
申请号 US201113333011 申请日期 2011.12.21
申请人 DOYLE BRUCE A.;FANG EMERSON S.;LOKE ALVIN L.;SEARLES SHAWN;GREENWOOD STEPHEN F.;ADVANCED MICRO DEVICES, INC. 发明人 DOYLE BRUCE A.;FANG EMERSON S.;LOKE ALVIN L.;SEARLES SHAWN;GREENWOOD STEPHEN F.
分类号 H03K5/13 主分类号 H03K5/13
代理机构 代理人
主权项
地址