发明名称 Ultra low power transistor for 40nm processes
摘要 <p>Methods of fabricating ultra-low power transistors are described using advanced technology nodes (e.g. 40 nm or less). In an embodiment, by optimizing a MOSFET to a different point, i.e. for low junction off (or leakage) current rather than speed/on current, a MOSFET can be produced which still meets the HCl reliability specification but has significantly reduced power consumption when off, e.g. half to one third of the standard off current. At this new optimisation point, the LDD dose is reduced to a level (e.g. 10-20% of the standard LDD dose) such that if it is reduced further, the device will no longer pass the HCl reliability specification. This is in contrast to standard MOSFETs which are optimized for speed/on current and have an LDD dose which, if increased further, would cause the device to no longer pass the HCl reliability specification.</p>
申请公布号 GB201405181(D0) 申请公布日期 2014.05.07
申请号 GB20140005181 申请日期 2014.03.24
申请人 CAMBRIDGE SILICON RADIO LIMITED 发明人
分类号 主分类号
代理机构 代理人
主权项
地址