发明名称 Regular expression pattern matching circuit based on a pipeline architecture
摘要 A regular expression pattern matching circuit based on a pipeline architecture is proposed, which is designed for integration to a data processing system, such as a computer platform, a firewall, or a network intrusion detention system (NIDS), for checking whether an input code sequence (such as a network data packet) is matched to specific patterns predefined by regular expressions. The proposed circuit architecture includes an incremental improvement on an old combination of a comparator circuit module and an NDFA (non-deterministic finite-state automata) circuit module, where the incremental improvement comprises a data signal delay circuit module installed to the comparator circuit module and an enable signal delay circuit module installed to the NDFA circuit module to thereby constitute a multi-sage pipeline architecture that allows a faster processing speed than the prior art.
申请公布号 US8717218(B2) 申请公布日期 2014.05.06
申请号 US20090390924 申请日期 2009.02.23
申请人 JHANG CHING-LIANG;WANG SHENG-DE;NATIONAL TAIWAN UNIVERSITY 发明人 JHANG CHING-LIANG;WANG SHENG-DE
分类号 H03M1/34;H03M1/56;H03M1/58;H03M13/00;H04J3/06;H04L12/28 主分类号 H03M1/34
代理机构 代理人
主权项
地址