发明名称 METHOD FOR 1/F NOISE REDUCTION IN NMOS DEVICES
摘要 An integrated circuit, in which a minimum gate length of low-noise NMOS transistors is less than twice a minimum gate length of logic NMOS transistors, is formed by: forming gates of the low-noise NMOS transistors concurrently with gates of the logic NMOS transistors, forming a low-noise NMDD implant mask which exposes the low-noise NMOS transistors and covers the logic NMOS transistors and logic PMOS transistors, ion implanting n-type NMDD dopants and fluorine into the low-noise NMOS transistors and limiting p-type halo dopants to less than 20 percent of a corresponding logic NMOS halo dose, removing the low-noise NMDD implant mask, forming a logic NMDD implant mask which exposes the logic NMOS transistors and covers the low-noise NMOS transistors and logic PMOS transistors, ion implanting n-type NMDD dopants and p-type halo dopants, but not implanting fluorine, into the logic NMOS transistors, and removing the logic NMDD implant mask.
申请公布号 US2014120674(A1) 申请公布日期 2014.05.01
申请号 US201414148826 申请日期 2014.01.07
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 TSAO ALWIN JAMES;SRINIVASAN PURUSHOTHAMAN
分类号 H01L21/8234;H01L21/266 主分类号 H01L21/8234
代理机构 代理人
主权项
地址