发明名称 PROCESS AND MATERIAL FOR PREVENTING DELETERIOUS EXPANSION OF HIGH ASPECT RATIO COPPER FILLED THROUGH SILICON VIAS (TSVS)
摘要 Techniques are disclosed for forming through-silicon vias (TSVs) implementing a negative thermal expansion (NTE) material such as zirconium tungstate (ZrW2O8) or hafnium tungstate (HfW2O8). In some cases, the NTE material is disposed between the substrate and conductive core material of the TSV and serves to offset, at least in part, the coefficient of thermal expansion (CTE) mismatch there between, thus reducing heat-induced stresses and/or protrusion (pumping) of the conductive core material. The NTE material also may protect against leakage, voltage breakdown, and/or diffusion of the conductive core material. Furthermore, the NTE material may reduce radial stresses in high-aspect-ratio TSVs. In some cases, techniques disclosed herein may improve TSV reliability, enhance three-dimensional integration, and/or enhance performance in three-dimensional integrated circuits and/or other three-dimensional packages. Other embodiments which can employ techniques described herein will be apparent in light of this disclosure.
申请公布号 US2014117559(A1) 申请公布日期 2014.05.01
申请号 US201213997577 申请日期 2012.03.30
申请人 ZIMMERMAN PAUL A.;CLENDENNING SCOTT B.;ROMERO PATRICIO E.;FISCHER PAUL B.;EDGEWORTH ROBERT 发明人 ZIMMERMAN PAUL A.;CLENDENNING SCOTT B.;ROMERO PATRICIO E.;FISCHER PAUL B.;EDGEWORTH ROBERT
分类号 H01L23/64;H01L21/768 主分类号 H01L23/64
代理机构 代理人
主权项
地址
您可能感兴趣的专利