发明名称 SPLIT BLOCK DECODER FOR A NONVOLATILE MEMORY DEVICE
摘要 <p>A non-volatile memory device having a memory array organized into a plurality of memory blocks, having either planar memory cells or stacks of cells. Row decoding circuitry of the memory device is configured to select a group of the plurality of memory blocks in response to a first row address, and to select a memory block of the group for receiving row signals in response to a second row address. Row decoding circuitry associated with each group of memory blocks can have a row pitch spacing that is greater than a row pitch spacing of a single memory block and less than or equal to a total row pitch spacing corresponding to the group of memory blocks.</p>
申请公布号 WO2014059519(A1) 申请公布日期 2014.04.24
申请号 WO2013CA00867 申请日期 2013.10.11
申请人 MOSAID TECHNOLOGIES INCORPORATED 发明人 RHIE, HYOUNG SEUB
分类号 G11C8/10;G11C16/08 主分类号 G11C8/10
代理机构 代理人
主权项
地址