发明名称 HIGH PERFORMANCE INTERCONNECT
摘要 A physical layer (PHY) is coupled to a serial, differential link that is to include a number of lanes. The PHY includes a transmitter and a receiver to be coupled to each lane of the number of lanes. The transmitter coupled to each lane is configured to embed a clock with data to be transmitted over the lane, and the PHY periodically issues a blocking link state (BLS) request to cause an agent to enter a BLS to hold off link layer flit transmission for a duration. The PHY utilizes the serial, differential link during the duration for a PHY associated task selected from a group including an in-band reset, an entry into low power state, and an entry into partial width state
申请公布号 US2014112339(A1) 申请公布日期 2014.04.24
申请号 US201314060191 申请日期 2013.10.22
申请人 SAFRANEK ROBERT J.;BLANKENSHIP ROBERT G.;IYER VENKATRAMAN;WILLEY JEFF;BEERS ROBERT;JUE DARREN S.;KUMAR ARVIND A.;DAS SHARMA DEBENDRA;SWANSON JEFFREY C.;FAHIM BAHAA;GEETHA VEDARAMAN;SPINK AARON T.;SPAGNA FULVIO;SHAH RAHUL C.;IYER SITARAMAN V.;NALE BILL HARRY;DAS ABHISHEK;JOHNSON SIMON P.;DHILLON YUVRAJ S.;LIU YEN-CHENG;RAMANUJAN RAJ K.;MADDOX ROBERT A.;HUM HERBERT H.;GUPTA ASHISH 发明人 SAFRANEK ROBERT J.;BLANKENSHIP ROBERT G.;IYER VENKATRAMAN;WILLEY JEFF;BEERS ROBERT;JUE DARREN S.;KUMAR ARVIND A.;DAS SHARMA DEBENDRA;SWANSON JEFFREY C.;FAHIM BAHAA;GEETHA VEDARAMAN;SPINK AARON T.;SPAGNA FULVIO;SHAH RAHUL C.;IYER SITARAMAN V.;NALE BILL HARRY;DAS ABHISHEK;JOHNSON SIMON P.;DHILLON YUVRAJ S.;LIU YEN-CHENG;RAMANUJAN RAJ K.;MADDOX ROBERT A.;HUM HERBERT H.;GUPTA ASHISH
分类号 H04L12/741 主分类号 H04L12/741
代理机构 代理人
主权项
地址