发明名称 Processor and method of controlling the same
摘要 <p>A processor includes a history control unit (51) that stores a storage destination of a result obtained by executing a second instruction that is executed prior to a first instruction placed before the second instruction. When it is determined that the address of first data to be processed by the first instruction is included in the address region of second data to be processed by the second instruction, the history control unit (51) overwrites the result obtained by the execution of the first instruction on the second data corresponding to the address. The processor can perform a load operation prior to a store operation while avoiding ambiguous memory reference, and achieves high-speed operations. </p>
申请公布号 EP1840735(A3) 申请公布日期 2014.04.23
申请号 EP20070108697 申请日期 2000.12.15
申请人 FUJITSU LTD. 发明人 MIYAKE, HIDEO;SUGA, ATSUHIRO;NAKAMURA, YASUKI
分类号 G06F9/312;G06F9/38 主分类号 G06F9/312
代理机构 代理人
主权项
地址
您可能感兴趣的专利