发明名称 Sub-gate delay adjustment using digital locked-loop
摘要 A delay locked loop (DLL) includes a delay line that delays a clock signal to generate a delayed clock signal, a phase frequency detector (PFD) for detecting a phase and/or frequency difference between the clock signal and the delayed clock signal, and a charge pump having an adjustable bias current for converting the phase and/or frequency difference taking into account a bias current adjustment into a control voltage, in which the control voltage controls an amount of delay in the delayed clock signal.
申请公布号 US8704568(B1) 申请公布日期 2014.04.22
申请号 US201213629974 申请日期 2012.09.28
申请人 ANALOG DEVICES, INC. 发明人 ZHU NING;SHIBATA HAJIME
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址