发明名称 Vertical Super-Thin Body Semiconductor on Dielectric Wall Devices and Methods of Their Fabrication
摘要 The present invention is a semiconductor device comprising a semiconducting low doped vertical super-thin body (VSTB) formed on Dielectric Body Wall (such as STI-wall as isolating substrate) having the body connection to bulk semiconductor wafer on the bottom side, isolation on the top side, and the channel, gate dielectric, and gate electrode on opposite to STI side surface. The body is made self-aligned to STI hard mask edge allowing tight control of body thickness. Source and Drain are made by etching holes vertically in STI at STI side of the body and filling with high doped crystalline or poly-Si appropriately doped with any appropriate silicides/metal contacts or with Schottky barrier Source/Drain. Gate first or Gate last approaches can be implemented. Many devices can be fabricated in single active area with body isolation between the devices by iso-plugs combined with gate electrode isolation by iso-trenches. The body can be made as an isolated nano-plate or set nano-wire MOSFET's on the STI wall to form VSTB SOI devices.
申请公布号 US2014106523(A1) 申请公布日期 2014.04.17
申请号 US201313940197 申请日期 2013.07.11
申请人 KOLDIAEV VIKTOR;PIROGOVA RIMMA 发明人 KOLDIAEV VIKTOR;PIROGOVA RIMMA
分类号 H01L21/8238 主分类号 H01L21/8238
代理机构 代理人
主权项
地址