发明名称 Gigabit-speed slicer latch with hysteresis optimization
摘要 Improved master latch for high-speed slicer providing enhanced input signal sensitivity. A pre-charging circuit injects charge into the sources of the differential pair of a latch that samples the input signal during odd clock cycles. This reduces the gate-to-source voltage of the sampling pair, making them less sensitive to data bits latched by a second parallel master latch in odd clock cycles. The injected charge dissipates before the sampling pair is needed to fully sample the input signal in even clock cycles. The pre-charging circuit includes a current mirror, a current source and a transistor that couples the current source to the current mirror during odd clock cycles. A shunt peaked amplifier with excess peaking boosts the high-frequency content of a differential input signal relative to its low-frequency content. Capacitors cross-couple the gates and drains of the differential sampling pair. These supply an equal but opposite gate current than supplied by the intrinsic gate-to-drain capacitance, thereby reducing net current to the gate, and jitter on the input signal.
申请公布号 US8698532(B2) 申请公布日期 2014.04.15
申请号 US20100900986 申请日期 2010.10.08
申请人 RAGHAVAN BHARATH;BROADCOM CORPORATION 发明人 RAGHAVAN BHARATH
分类号 H03K3/356 主分类号 H03K3/356
代理机构 代理人
主权项
地址