发明名称 Circuits and Methods for Time-Average Frequency Based Clock Data Recovery
摘要 A clock data recovery circuit includes a binary phase detector configured to receive an incoming data signal and a recovered clock, and output a phase offset signal and recovered data; a digital loop control circuit configured to receive the phase offset signal and output a control signal; and a digital frequency generator configured to receive the control signal and output the recovered clock. A method of clock recovery includes generating a digital phase offset signal from incoming data and feedback clock signals; generating a clock frequency control signal from the phase offset signal; generating a recovered clock in response to the control signal; slowing down the recovered clock when the digital phase offset signal has a first binary state; speeding up the recovered clock when the digital phase offset signal has a second binary state; and holding the recovered clock when the digital phase offset signal has a third binary state.
申请公布号 US2014093015(A1) 申请公布日期 2014.04.03
申请号 US201213630988 申请日期 2012.09.28
申请人 XIU LIMING 发明人 XIU LIMING
分类号 H04L27/06 主分类号 H04L27/06
代理机构 代理人
主权项
地址