发明名称 Integrated circuit test optimization using adaptive test pattern sampling algorithm
摘要 A method of implementing integrated circuit device testing includes performing baseline testing of a first group of chips using a full set of test patterns, and for chip identified as failing, determining, a score for each test pattern in the full set. The score is indicative of an ability of the test pattern to uniquely identify a failing chip with respect to other test patterns. Following the baseline testing, streamlined testing on a second group of chips is performed, using a reduced set of the test patterns having highest average scores as determined by the baseline testing. Following the streamlined testing, full testing on a third group of chips is performed using the full set of test patterns, and updating the average score for each pattern. Further testing alternates between the streamlined testing and the full testing for additional groups of chips.
申请公布号 US8689066(B2) 申请公布日期 2014.04.01
申请号 US201113172179 申请日期 2011.06.29
申请人 GRADY MATTHEW S.;JOHNSON MARK C.;PEPPER BRADLEY D.;PERCY DEAN G.;PRANYS JOSEPH C.;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 GRADY MATTHEW S.;JOHNSON MARK C.;PEPPER BRADLEY D.;PERCY DEAN G.;PRANYS JOSEPH C.
分类号 G01R31/28 主分类号 G01R31/28
代理机构 代理人
主权项
地址