发明名称 Semiconductor Device with Increased Breakdown Voltage
摘要 Optimization of the implantation structure of a metal oxide silicon field effect transistor (MOSFET) device fabricated using conventional complementary metal oxide silicon (CMOS) logic foundry technology to increase the breakdown voltage. The techniques used to optimize the implantation structure involve lightly implanting the gate region, displacing the drain region from the gate region, and implanting P-well and N-well regions adjacent to one another without an isolation region in between.
申请公布号 US2014084368(A1) 申请公布日期 2014.03.27
申请号 US201314093695 申请日期 2013.12.02
申请人 BROADCOM CORPORATION 发明人 ITO AKIRA;CHEN HENRY KUO-SHUN
分类号 H01L29/78;H01L29/10 主分类号 H01L29/78
代理机构 代理人
主权项
地址
您可能感兴趣的专利