发明名称 Systems and methods for video processing
摘要 A programmable graphics processing unit (GPU) includes a first shader stage configured to receive slice data from a frame buffer and perform variable length decoding (VLD), wherein the first shader stage outputs data to a first buffer within the frame buffer; a second shader stage configured to receive the output data from the first shader stage and perform transformation and motion compensation on the slice data, wherein the second shader stage outputs decoded slice data to a second buffer within the frame buffer; a third shader stage configured to receive the decoded slice data and perform in-loop deblocking filtering (IDF) on the frame buffer; a fourth shader stage configured to perform post-processing on the frame buffer; and a scheduler configured to schedule execution of the shader stages, the scheduler comprising a plurality of counter registers; wherein execution of the shader stages is synchronized utilizing the counter registers.
申请公布号 US8681162(B2) 申请公布日期 2014.03.25
申请号 US20100905743 申请日期 2010.10.15
申请人 PALTASHEV TIMOUR;BROTHERS JOHN;SU YI-JUNG;JIAO YANG (JEFF);VIA TECHNOLOGIES, INC. 发明人 PALTASHEV TIMOUR;BROTHERS JOHN;SU YI-JUNG;JIAO YANG (JEFF)
分类号 G06T1/00 主分类号 G06T1/00
代理机构 代理人
主权项
地址