发明名称 High throughput frame check sequence module architecture
摘要 Described embodiments provide for a frame check sequence (FCS) module with a cyclic redundancy check (CRC) unit that receives a data block (padded, if necessary, to a maximum width) and a first state vector and computes an internal vector based on an extended CRC transition matrix. The FCS module further includes a set of matrix units, each matrix unit configured to multiply the internal vector by a corresponding correction matrix wherein the multiplications result in a set of products. A multiplexer selects, by a control signal determined by a maximum number of bytes and the original width, a second state vector from the set of products.
申请公布号 US8683291(B2) 申请公布日期 2014.03.25
申请号 US201113161796 申请日期 2011.06.16
申请人 GRINCHUK MIKHAIL I.;BOLOTOV ANATOLI A.;IVANOVIC LAV;LSI CORPORATION 发明人 GRINCHUK MIKHAIL I.;BOLOTOV ANATOLI A.;IVANOVIC LAV
分类号 H03M13/00;G11C29/00 主分类号 H03M13/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利