发明名称
摘要 A DLL circuit includes: a phase determining circuit that compares phases of respective rising edges of CK and LCLK to generate a determining signal R-U/D; a phase determining circuit that compares phases of respective falling edges of CK and LCLK to generate a determining signal F-U/D; a first adjusting circuit that adjusts a position of an active edge of LCLKR based on the determining signal R-U/D; a second adjusting circuit that adjusts a position of an active edge of LCLKF based on the determining signal F-U/D; a clock generating circuit that generates LCLK based on LCLKR and LCLKF; and a stop circuit that stops an adjusting operation by the second adjusting circuit in response to an adjusting direction of the active edge of LCLKR being opposite to each other to an adjusting direction of the active edge of LCLKF.
申请公布号 JP5448324(B2) 申请公布日期 2014.03.19
申请号 JP20070275470 申请日期 2007.10.23
申请人 发明人
分类号 H03L7/081;G11C11/4076;H03K5/14 主分类号 H03L7/081
代理机构 代理人
主权项
地址